



## LOGIC GATES

Ex. No. : 1

Date :

Aim:

To verify the truth tables of AND, OR, NOT, NAND, NOR and Ex-OR gates by using 74XX ICs.

Apparatus required

| S.No. | Description      | Range   | Quantity |
|-------|------------------|---------|----------|
| 1     | AND gate         | IC 7408 | 1        |
| 2     | OR gate          | IC 7432 | 1        |
| 3     | NOT gate         | IC 7404 | 1        |
| 4     | NAND gate        | IC 7400 | 1        |
| 5     | NOR gate         | IC 7402 | 1        |
| 6     | Ex-OR gate       | IC 7486 | 1        |
| 7     | IC trainer board | Digital | 1        |
| 8     | Connecting Wires | -       | -        |

# Theory

Gate is a logic circuit, with one or more inputs and only one output. The output occurs only for a well defined condition of its inputs. The A and B inputs produce the output of AND gate as A.B, the output of OR gate as A + B, the output of NOT gate as A, the output of NAND gates as A.B, the output of NOR gate as A + B and the output of EX-OR gate as A ⊕ B. In the AND gate, the output is high only when all the inputs are in high level, otherwise its output is in low level. The NAND gate is the complement of AND gate. In the OR gate the output is high only when minimum any one of the input is in high level, otherwise its output is low. The NOR gate is the complement of OR gate. In a two input Ex-OR gate the output is high when both inputs are different. Conversely the output is low when both inputs are identical. A NOT gate simply invert its input.









#### Tabular column

|      | INPUTS | OUT  | PUT |       |
|------|--------|------|-----|-------|
| A    | В      | С    | Sum | Carry |
| LOW  | LOW    | LOW  |     |       |
| LOW  | LOW    | HIGH |     |       |
| LOW  | HIGH   | LOW  |     |       |
| LOW  | HIGH   | HIGH |     |       |
| HIGH | LOW    | LOW  |     |       |
| HIGH | LOW    | HIGH |     |       |
| HIGH | HIGH   | LOW  |     |       |
| HIGH | HIGH   | HIGH |     |       |

# FULL ADDER

Ex. No. : 2 Date :

Aim:

To construct and test the performance full adder by using logic gates.

Apparatus Required :

| S.No. | Description      | Range               | Quantity  |
|-------|------------------|---------------------|-----------|
| 1.    | IC trainer Kit   | Digital             | 1         |
| 2.    | ICs              | 7408, 7486,<br>7432 | each 1 No |
| 3.    | Connecting wires | 2                   | -         |

Full adder is a logic circuit used for adding three single bit binary numbers. The A, B and C of the three inputs, produce the output as, Sum = A  $\oplus$  B  $\oplus$  C, and Carry = AB + BC + CA.

Truth table

|   | INPU | T   | OUTPUT |       |  |
|---|------|-----|--------|-------|--|
| Α | В    | С   | Sum    | Carry |  |
| 0 | 0    | .0  | 0      | 0     |  |
| 0 | 0    | 1   | 1      | 0     |  |
| 0 | 1    | 0   | 1      | 0     |  |
| 0 | 1    | 1   | 0      | 1     |  |
| 1 | 0    | 0 1 |        | 0     |  |
| 1 | 0    | 1   | 0      | 1     |  |
| 1 | 1    | 0   | 0      | 1     |  |
| 1 | 1    | 1   | 1      | 1     |  |



11

# FULL SUBTRACTOR

Ex. No. : 3 Date :

---

To construct and test the performance of full subtractor by using logic gates.

Apparatus Required :

| S.no. | Description      | Range                     | Quantity  |
|-------|------------------|---------------------------|-----------|
| 1.    | IC trainer Kit   | Digital                   | 1         |
| 2.    | ICs              | 7404, 7486,<br>7432, 7408 | each 1 No |
| 3     | Connecting wires |                           |           |

Theory

Full subtractor is used for performing 3 bit binary subtraction. The A, B and C inputs produce the output as Diff = A  $\oplus$  B  $\oplus$  C and Br =  $\overline{A}$  C +  $\overline{A}$  B + B C.

Truth table

| INPUT |   |   | OUTF | TU |
|-------|---|---|------|----|
| A     | В | C | Diff | Br |
| 0     | 0 | 0 | 0    | 0  |
| 0     | 0 | 1 | 1    | 1  |
| 0     | 1 | 0 | 1    | 1  |
| 0     | 1 | 1 | 0    | 1  |
| 1     | 0 | 0 | 1    | 0  |
| 1     | 0 | 1 | 0    | 0  |
| 1     | 1 | 0 | 0    | 0  |
| 1     | 1 | 1 | 1    | 1  |

### Tabular column

| - 12 | INPU | T    | OUT  | TPUT |
|------|------|------|------|------|
| A    | В    | С    | Diff | Br   |
| LOW  | LOW  | LOW  |      |      |
| LOW  | LOW  | HIGH |      |      |
| LOW  | HIGH | LOW  |      |      |
| LOW  | HIGH | HIGH |      |      |
| HIGH | LOW  | LOW  |      |      |
| HIGH | LOW  | HIGH |      |      |
| HIGH | HIGH | LOW  |      |      |
| HIGH | HIGH | HIGH |      |      |

# IC Pin diagrams









#### Procedure:

- 1. Make the connections as per the logic diagram.
- 2. Switch ON the Digital IC trainer kit.
- 3. Apply the input combinations one by one as specified in the truth table.
- 4. Note its corresponding output level.
- 5. Repeat the above procedures for all input combinations
- 6. Switch OFF the Digital IC trainer kit.
- 7. Disconnect the components.

### Result:

The full subtractor circuit is constructed by using logic gates and its performance is also tested.



# 15 DE-MULTIPLEXER

Ex. No. : 4

Date :

To construct and validate the truth table of de-multiplexer.

#### Apparatus Required :

| S.No | . Description    | Range   | Quantity |
|------|------------------|---------|----------|
| 1.   | IC trainer kit   | Digital | 1        |
| 2.   | IC (MUX/DEMUX)   | 4051    | 1.       |
| 3.   | Connecting wires |         | -        |

# Theory:

IC 4051 is a 1 of 8 multiplexer / 1 to 8 Demultiplexer. In Demultiplexer operation, among the 8 output lines, any one output is selected according to the address applied to its address input lines. The input is transferred to that output line.

In multiplexer operation among the 8 input lines, any one input is transferred to its output, depends upon the address applied to its address input lines.

# Truth Table

| Add            | iress inp | out |     | abled |
|----------------|-----------|-----|-----|-------|
| A <sub>2</sub> | Α,        | A   | 00  | tput  |
| 0              | 0         | 0   |     | Yo    |
| 0              | 0         | 1   |     | Y     |
| 0              | 1 .       | 0   |     | Y     |
| 0              | 1         | 1   |     | Ya    |
| 1              | 0         | 0   |     | Y,    |
| 1              | 0         | 1   |     | Y     |
| 1              | 1         | (   | ) ( | Ye    |
| 1              | 1         |     | 1   | Υ,    |

### Tabular column

| input | Add | ress in | tuar |    | Output |   |   |    |    | 100 |   |
|-------|-----|---------|------|----|--------|---|---|----|----|-----|---|
| D     | A   | A,      | A    | Y, | Y      | Y | Y | Ya | Y2 | Υ,  | Y |
|       | 0   | 0       | 0    | 0  | 0      | 0 | 0 | 0  | 0  | 0   |   |
|       | 0   | 0       | 1    | 0  | 0      | 0 | 0 | 0  | 0  |     | 0 |
|       | 0   | 1       | 0    | 0  | 0      | 0 | 0 | 0  |    | 0   | 0 |
|       | 0   | 1       | 1    | 0  | 0      | 0 | 0 |    | 0  | 0   | 0 |
|       | 1   | 0       | 0    | 0  | 0      | 0 |   | 0  | 0  | 0   | 0 |
|       | 1   | 0       | 1    | 0  | 0      |   | 0 | 0  | 0  | 0   | 0 |
|       | 1   | 1       | 0    | 0  |        | 0 | 0 | 0  | 0  | 0   | 0 |
|       | 1   | 1       | 1    |    | 0      | 0 | 0 | 0  | 0  | 0   | 0 |

### Pin diagram



#### Procedure :

- 1. Make the connections as per the logic diagram.
- 2. Switch ON the Digital IC trainer Kit.
- 3. Apply the combinations of input one by one as specified in the truth table.
- 4. Note its corresponding output readings.
- 5. Switch OFF the Digital IC trainer Kit.
- 6. Disconnect the components.

# Result :

The circuit of demultiplexer is constructed and its truth table is validated.



### DECODER

DECODER (2 TO 4 (OR) 1 OF 4 DECODER)
Logic diagram



#### Tabular solumn

| MP   | UT   |   | OUT | PUT |   |
|------|------|---|-----|-----|---|
| B    | A    | 4 | 4.  | Y   | 4 |
| LOW  | LOW  |   |     |     |   |
| LOW  | HIGH |   |     |     |   |
| HIGH | LOW  |   |     |     |   |
| HIGH | HIGH |   |     |     |   |

Ex. No. : 5

Date :

Alien -

To construct and validate the performance of decoder circuit.

Apparatus Required :

| S.Mg. | Description      | Range              | Quantity  |
|-------|------------------|--------------------|-----------|
| 1     | IC trainer Kit   | Digital            | 1         |
| 2     | ICs              | 7408, 7432<br>7404 | each 1 No |
| 3     | Connecting wires |                    | 1.75      |

#### Theory:

In Decoders, the number of output lines is more than the number of input lines. Among the output lines, any one of the output lines is selected at a time in accordance with the address applied to the input lines. In encoders the number of output lines is less than the number of input lines. An encoder converts an active input signal into a coded output signal.

Truth table

| INPUT |   | OUTPUT |    |    |    |
|-------|---|--------|----|----|----|
| 8     | A | Υ,     | Υ, | Y, | Y, |
| 0     | 0 | 0      | 0  | 0  | 1  |
| 0     | 1 | 0      | 0  | 1  | 0  |
| 3     | 0 | 0      | 1  | 0  | 0  |
| 1     | 1 | 1      | 0  | 0  | 0  |